# **WH**®

# CH641 Datasheet

V1.4 http://wch-ic.com

# Overview

CH641 series is a dedicated microcontroller for PD wireless charging designed based on QingKe RISC-V2A core. This series has a wide voltage, 1-wire serial debug interface, low-power consumption, peripheral streamlining, etc. CH641 built-in PD PHY, BC interface, differential input current sampling and AC small signal amplification decoder, support USB PD and Type C fast charging function, BC1.2 and DCP and a variety of other high-voltage charging protocols, provides DMA controller, 10-bit ADC, multi-group timer, USART, I2C and other rich peripheral resources, providing over-voltage protection and over-temperature protection.

# Feature

- Core
- QingKe 32-bit RISC-V core, RV32EC instruction set
- Fast programmable interrupt controller + hardware interrupt stack
- Support 2-level interrupt nesting
- Support system main frequency 48MHz
- Memory
- 2KB volatile data storage area SRAM
- 16KB program memory area CodeFlash
- 1920B System BootLoader storage area
- 64B system non-volatile configuration information memory area
- 64B user-defined information storage area
- Power management and low-power:
- System power supply  $V_{HV}$  rated voltage:  $5V \sim 12V$
- Internally generated V<sub>DD</sub> voltage for I/O and simulation: 4.8V
- Low-power modes: Sleep, Stop, Standby
- Clock & Reset
- Built-in factory-tuned 24MHz RC oscillator
- Built-in low frequency RC oscillator
- Power on reset, programmable voltage detector
- 7-channel general-purpose DMA controller
- 7 channels, support ring buffer management
- Support TIM1/ADC/USART/I2C
- 1 set of 10-bit ADC
- Analog input range:  $GND \sim 3.3V$
- 15-channel external signal channel+ 1-channel internal signal channel

- Support external delayed triggering
- Multiple timers
- 1×16-bit advanced-control timers, with dead zone control and emergency brake; can offer PWM complementary output for motor control
- 1×16-bit streamlined general-purpose timers
- 1 watchdog timers (window watchdog)
- SysTick: 32-bit counter
- 1 set of USART with multi-pin mapping
- 1×I2C slave interface
- USB PD and Type C controller and PHY
- Support DRP, Sink, and Source applications
- 3 CC pins, some CC pins with built-in Rd
- 1×BC interface
- Support BC1.2 and multiple HV DCP charging protocols
- Built-in 6-bit DAC, support a variety of voltage output and pull-up
- Differential input current sampling ISP/ISN
- AC small signal amplifier and decoder QII
- GPIO port
- 2 sets of GPIO port, 25 I/O ports
- External interrupt
- 4 high voltage drive pins, 5 low voltage strong drive pins
- Overvoltage protection (OVP) and overtemperature protection (OTP)
- Security features: 64-bit Chip unique ID
- Debug mode: 1-wire serial debug interface (SDI)

# • Package: QFN

| Model  | FLASH | SRAM | GPIO | Advanced-<br>control timer | General-<br>purpose timer | Serial<br>port | I2C | System<br>clock source | ADC  | High<br>voltage<br>drive I/O | BC<br>interface<br>DAC | USB PD | Differential<br>current<br>sampling<br>ISP | Signal<br>decoding<br>QII | Package<br>form |
|--------|-------|------|------|----------------------------|---------------------------|----------------|-----|------------------------|------|------------------------------|------------------------|--------|--------------------------------------------|---------------------------|-----------------|
| CH641F | 16K   | 2K   | 25   | 1                          | 1                         | 1              | 1   | 2                      | 15+1 | 4                            | $\checkmark$           | 3 CC   | 1                                          | $\checkmark$              | QFN28           |
| CH641D | 16K   | 2K   | 17   | 1                          | 1                         | 1              | 1   | 2                      | 10+1 | 4                            | $\checkmark$           | 3 CC   | √                                          | $\checkmark$              | QFN20           |
| CH641X | 16K   | 2K   | 17   | 1                          | 1                         | 1              | 1   | 2                      | 12+1 | 2                            | $\checkmark$           | 3 CC   | $\checkmark$                               | $\checkmark$              | QFN20           |
| CH641P | 16K   | 2K   | 13   | 1                          | 1                         | 1              | -   | 2                      | 10+1 | 2                            | $\checkmark$           | 3 CC   | $\checkmark$                               | $\checkmark$              | QFN16           |

Note: The CH641X and CH641P provide only 2 high-voltage I/Os for wireless charging applications, but with more drive capability.

# **Chapter 1 Specification Information**

### **1.1 System Structure**

The microcontroller is based on the RISC-V instruction set QingKe V2A design, its architecture will be the core, arbitration unit, DMA module, SRAM storage and other parts of the interaction through multiple buses. The design integrates a general-purpose DMA controller to reduce the burden on the CPU, improve access efficiency, while both data protection mechanisms, automatic clock switching protection and other measures to increase system stability. The following diagram shows the overall architecture of the CH641.



Figure 1-1 MCU system block diagram

# 1.2 Memory Map



Figure 1-2 Memory address map

# 1.3 Clock Tree

2 sets of clock sources are introduced into the system: an internal high-frequency RC oscillator (HSI) and an internal low-frequency RC oscillator (LSI). Among them, the low-frequency clock source provides a clock reference for the automatic wake-up unit, and the high-frequency clock source is directly or indirectly output as the system bus clock (SYSCLK) through a 2x multiplier, and the system clock is then provided by the pre-scaler for the HB domain peripheral control clock and sampling or interface output clock.





# **1.4 Functional Description**

### 1.4.1 QingKe RISC-V2A Processor

The RISC-V2A supports the EC subset of the RISC-V instruction set. The processor is internally managed in a modular fashion and contains units such as a programmable fast interrupt controller (PFIC), extended instruction support, and so on. The bus is connected to external unit modules to enable interaction between external function modules and the core.

QingKe processor with its minimalist instruction set, a variety of operating modes, modular customization and expansion features can be flexibly applied to different scenarios MCU design, such as small area low-power embedded scenarios.

- Support machine and user privileged modes
- Fast Programmable Interrupt Controller (PFIC)
- 2-level hardware interrupt stack
- 1-wire serial debug interface (SDI)
- Custom extension instructions

### 1.4.2 On-chip Memory

Built-in 2K-byte SRAM area, which is used to store data, which is lost after power loss.

Built-in 16K-byte program flash memory area (Code FLASH), that is, the user area, is used for users' applications and constant data storage.

Built-in 1920-byte system storage area (System FLASH), that is, BOOT area, is used for system boot program storage (factory-solidified bootloader). After setting the user configuration word START\_ mode bit to 0 to turn off BOOT, it can also be used for user applications and constant data storage (you need to use ld segmented link files). Built-in 64-byte system non-volatile configuration information storage area, used for manufacturer configuration word storage, solidified before leaving the factory, users can not be modified.

Built-in 64-byte user-defined information store for user option byte storage.

Support Boot and user code to jump to each other.

### 1.4.3 Power Supply Scheme

 $V_{HV} = 4.0 \sim 12.6V$ : Supply power to the internal voltage regulator and 4 HV high voltage I/O pins. For applications above 9V, it is recommended that the cumulative capacitance on the  $V_{HV}$  is not less than 10uF.

 $V_{DD}$ : The output of the internal voltage regulator is rated at 4.8V at the  $V_{DD}$  pin, which supplies power to most of the I/O pins and analog modules, usually requiring external high-frequency decoupling capacitors with 1uF or 2.2uF capacity.

 $V_{33}$ : The internal voltage regulator generates 3.3V, which provides a reference voltage for the ADC inside the chip. When the  $V_{HV}$  is higher than 5V, the output voltage of  $V_{DD}$  is stable at about 4.8V. When the  $V_{HV}$  is lower than 5V, the output voltage of  $V_{DD}$  decreases.

When using ADC, both  $V_{HV}$  and  $V_{DD}$  should be no less than 6V, otherwise ADC performance will gradually deteriorate with the decrease of  $V_{DD}$ .

### 1.4.4 Power Supply Monitor

The power-on reset (POR) / power-down reset (PDR) circuit is integrated inside the CH641, which is always in the operating state to ensure that the system works when the power supply exceeds 4V; when the  $V_{HV}$  is lower than the set threshold ( $V_{POR/PDR}$ ), the device is placed in the reset state without the need to use an external reset circuit. In addition, the system has a programmable voltage detector (PVD), which needs to be turned on by software, which

is used to compare the voltage of  $V_{HV}$  power supply with the set threshold  $V_{PVD}$ . When the corresponding edge interrupt of the PVD is turned on, an interrupt notification can be generated when the  $V_{HV}$  falls to the PVD threshold or rises to the PVD threshold. Refer to Chapter 3 for the values of  $V_{POR/PDR}$  and  $V_{PVD}$ .

CH641 also has built-in abnormal protection modules such as OVP and OTP, which will forcibly reset the MCU when the  $V_{HV}$  voltage is too high or the chip temperature is too high.

### 1.4.5 System Voltage Regulator LDO

After reset, the regulator turns on automatically, and there are two operation modes according to the application mode.

- On mode: normal operation, providing stable core power supply
- Low-power mode: CPU stops and the system automatically enters Standby mode

### 1.4.6 Low-power Mode

The system supports two low-power modes, which can achieve the best balance under the conditions of low power consumption, short start-up time and multiple wake-up events.

• Sleep mode (SLEEP)

In sleep mode, only the CPU clock stops, but all peripheral clocks are powered normally and the peripherals are in operating state. This mode is the shallowest low-power mode, but can achieve the fastest wake-up.

Exit condition: any interruption or wake-up event.

• Standby mode (STANDBY)

Set PDDS, SLEEPDEEP bit, execute WFI/WFE instruction to enter. In this mode, the high frequency clock (HSI/PLL) domain is turned off, the SRAM and register contents are maintained, and the state of the I/O pin is maintained, which can achieve the lowest power consumption. After waking up in this mode, the system can continue to run, with HSI as the default system clock source.

Exit conditions: any external interrupt / event (EXTI signal), external reset signal on RST, USBPD wake-up signal, PVD output, AWU automatic wake-up, in which the EXTI signal includes one of 25 external I/O ports.

### 1.4.7 Fast Programmable Interrupt Controller (PFIC)

The QingKe core MCU has a built-in Fast Programmable Interrupt Controller (PFIC), which supports up to 255 interrupt vectors and provides flexible interrupt management with minimum interrupt delay. CH641 manages 4 core private interrupts and 25 peripheral interrupt management, while other interrupt sources are retained. The registers of PFIC can be accessed in machine privilege mode.

- 2 individually maskable interrupts
- Support Hardware Prologue/Epilogue (HPE) without instruction overhead
- Provide 2 Vector Table Free (VTF) for faster access to interrupt service routine
- Vector table support address or instruction mode
- Support 2-level interrupt nesting
- Support interrupt tail linking

### 1.4.8 External Interrupt/Event Controller (EXTI)

The external interrupt / event controller contains a total of 16 edge detectors for generating interrupt / event requests. Each interrupt line can be independently configured with its trigger event (rising edge or falling edge or double edge) and can be shielded separately; the suspend register maintains all interrupt request states. EXTI can detect clock cycles whose pulse width is less than that of the internal HB. All 25 general-purpose I/O ports can be connected to the same external interrupt source.

### 1.4.9 General DMA Controller

The system has a set of general DMA controllers, manages 7 channels, flexibly handles the high-speed data transmission from memory to memory, peripheral to memory and memory to peripheral devices, and supports ring buffer mode. Each channel has special hardware DMA request logic, which supports one or more peripheral access requests to memory. Access priority, transmission length, source address and destination address of transmission can be configured.

DMA for the main peripherals include: advanced timer TIM1, ADC, USART, I2C. *Note: DMA and CPU access the system SRAM after arbitration by the arbitrator.* 

### 1.4.10 Clock and Boot

The system clock source HSI is on by default. After no clock is configured or reset, the 3-division of the internal 24MHz clock is used as the default CPU clock, and then another PLL clock can be selected. For low power modes that turn off the clock, the system will also use an internal RC oscillator after waking up. If the clock interrupt is enabled, the software can receive the corresponding interrupt.

### 1.4.11 Analog-to-digital Converter (ADC)

CH641 has a built-in 10-bit ADC, supports up to 15 external channels and 1 internal channel sampling, programmable channel sampling time, and can achieve single, continuous, scan or intermittent conversion. The analog watchdog function allows very precise monitoring of one or more selected channels for monitoring channel signal voltages. External event trigger conversion is supported, and the trigger source includes the internal signal and external pin of the on-chip timer. Support the use of DMA operations. The external trigger delay function is supported. After enabling this function, when the external trigger edge is generated, the controller delays the trigger signal according to the configured delay time, and the delay time immediately triggers the ADC conversion.

### 1.4.12 Timer and Watchdog

The timer in the system includes an advanced-control timer, a general-purpose timer, a watchdog timer and a system time base timer.

### • Advanced-control timer

The advanced-control timer is a 16-bit automatic load increment/decrement counter with a 16-bit programmable prescaler. In addition to the complete general timer function, it can be regarded as a three-phase PWM generator assigned to 6 channels, with a complementary PWM output function with dead-zone insertion, allowing the timer to be updated after a specified number of counter cycles for repeated counting cycles, braking functions, etc. Advanced control timers have the same functions as general timers and have the same internal structure, so advanced control timers can cooperate with other TIM timers through timer linking function to provide synchronization or event linking functions.

### • General-purpose timer

The general-purpose timer is a 16-bit auto-load progressive counter with a programmable 16-bit prescaler and two independent channels and their corresponding complementary output channels. Each independent channel supports input capture, output comparison, PWM generation and mono-pulse mode output, as well as simple dead-time control, but does not support DMA.

Watchdog timer

The window watchdog is a 7-bit decrement counter and can be set to run freely. Can be used to reset the entire system when a problem occurs. It is driven by the main clock and has the function of early warning interrupt; in debug mode, the counter can be frozen.

### • SysTick timer

The QingKe microprocessor core comes with a 32-bit incremental counter for generating SYSTICK exceptions (exception number: 15), which can be specially used in real-time operating systems to provide "heartbeat" rhythm for the system, and can also be used as a standard 32-bit counter. It has automatic reload function and programmable clock source.

### 1.4.13 Universal Synchronous/Asynchronous Receiver Transmitter (USART)

CH641 provides a set of USART. Support full-duplex asynchronous communication and half-duplex single-line communication, also support LIN (Local Internet), compatible with IrDA SIR ENDEC transmission codec specification and modem (CTS/RTS hardware flow control) operation, but also allow multiprocessor communication. It adopts fractional baud rate generator system and supports continuous communication of DMA operation.

### 1.4.14 I2C Bus

1 I2C bus interface, works in slave mode, completes all I2C bus specific timing, protocol, arbitration, etc., supports standard and fast communication speed, but does not support host mode.

The I2C interface provides 7-bit or 10-bit addressing and supports double-slave address addressing in 7-bit slave mode. Built-in hardware CRC generator / verifier.

### **1.4.15 USB PD and Type C Controller**

Built-in 1 USB Power Delivery controller and 3 PD transceiver PHY. Three CC pins are provided, of which PB0/CC1 and PB9/CC3 pins have built-in controllable Rd pull-down resistors defined by the type-C specification. PB1/CC2 pins do not provide Rd by default and can support customization.

Support USB type-C master-slave detection, automatic BMC codec and CRC, hardware edge control, support USB PD2.0 and PD3.0 power transmission control, support fast charging, support UFP/PD power-receiving Sink and DFP/PD power supply Source applications, DRP applications and dynamic switching.

### 1.4.16 BC Interface

CH641 provides a set of BC interfaces with PA0/UDP and PA1/UDM pins, built-in 6-bit DAC and output buffers, supports a variety of voltage output and input comparison, supports multi-stage pull-up and pull-down resistors, and supports a variety of high-voltage charging protocols such as BC1.2 and DCP.

### 1.4.17 Differential Input Current Sampling (ISP)

CH641 supports current sampling of differential input, plus milliohm sampling resistor, which can realize low-side current sampling and differential amplification. The positive side of the differential input supports two pin selections, the default ISP pin is the positive end of the differential input, the PA6 pin can be selected as the positive side of the differential input, and the PB7/ISN pin is the negative side of the differential input. The result of the differential amplification is sent to the ADC for sampling through the ADC\_IN8 channel. Single-side input mode is supported without ISN, saving PB7 can be used for ADC or GPIO.

### 1.4.18 AC Small Signal Amplifier and Decoder (QII)

Built-in multistage magnification and filter, support digital filtering, mainly used for FSK/ASK decoding, can achieve high quality and low bit error rate in the transmission process. Signal input supports two pin selections, default is PB8/QII pin, PA7 pin can be selected as input. The decoded result is sent to the ADC for sampling through the ADC IN9 channel.

### 1.4.19 General-purpose Input and Output (GPIO)

The system provides 2 sets of GPIO ports with a total of 25 GPIO pins. Most GPIO pins can be configured by software as push-pull output, input (with or without pull-up, partial pull-down), or reused peripheral function ports. Most GPIO pins are shared with digital or analog multiplexing peripherals, providing a locking mechanism to freeze the IO configuration to avoid accidental writing to the I/O register.

When PB8 is used as GPIO, only input or open-drain output is supported, but push-pull output is not supported.

PB2H, PB3H, PB4H and PB5H provide high-voltage I/O pins supplied by  $V_{HV}$ , and the rest are low-voltage I/O pins powered by  $V_{DD}$ .

PA2, PA3, PA4, PA5 and PA9 all have strong current driving ability, which is about twice as strong as that of other common I/O pins.

PB3H and PB4H have built-in pull-up resistors that cannot be closed; PB2H and PB5H have no built-in pull-up resistors; ISP and PB8/QII have no built-in pull-up resistors; PA0 and PA1 have built-in default off and adjustable pull-up resistors, which are adjusted and controlled by two groups of PUE and DAC in EXTEN\_CTLR1, and can provide pull-up current. Three CC pins are provided, of which the PB0/CC1, PB1/CC2 and PB9/CC3 pins have built-in pull-up current defined by the type-C specification, which is controlled by the CC\_PU in the R8\_PORT\_CC of the corresponding pin; other GPIO pins have built-in pull-up resistors that are off by default and can be turned on.

PA4 and PA5 have built-in pull-down resistors that can be turned on and off by default; PA0 and PA1 have built-in pull-down resistors that are turned on, adjustable and closed by default, which are adjusted and controlled by two groups of PDE and DAC in EXTEN\_CTLR1, and can provide pull-down current. PB0/CC1 and PB9/CC3 pins have built-in controllable Rd pull-down resistors defined by the default type-C specification, which are on by default and need to be turned off as GPIO push-pull output. PB1/CC2 pins do not provide Rd by default and can support customization, which are controlled by CC\_PD in the R8\_PORT\_CC of the corresponding pins. Other GPIO pins do not have built-in pull-down resistors.

 $V_{HV}$  supplies power to the high-voltage I/O pin, which adapts to the external interface level by changing the VHV power supply to change the high value of the output level of the high-voltage I/O pin. The low-voltage I/O pin is powered by  $V_{DD}$  and adapts to the external interface level by changing the  $V_{DD}$  power supply to change the high value of the output level of the I/O pin. For specific pins, please refer to the description of the pins in Chapter 2.

### 1.4.20 1-wire SDI Serial Debug Interface

The core comes with a serial 1-wire debug interface PB0/SWIO pin (Single Wire Input Output). The default debug interface pin function is on after the system is powered on or reset, and the program can be turned off after running.



### 2.1 Pinouts





Note: The reuse functions in the pin diagram are all abbreviations. Example: A: ADC\_(A10: ADC\_IN10) T: TIME\_(T1C3: TIM1\_CH3, T1C1N:TIM1\_CH1N, T1ETR: TIM1\_ETR, T1BK: TIM1\_BKIN) TX (USART\_TX) RX (USART\_RX) CTS (USART\_CTS) RTS (USART\_CTS) SDA (I2C\_SDA) SCL (I2C\_SCL) ADCE (ADC\_ETR)

# 2.2 Pin Description

Table 2-1 Pin definition

|       | Pin         | No.         |       |                    |                            |                                     |                                      |                               |                                             |
|-------|-------------|-------------|-------|--------------------|----------------------------|-------------------------------------|--------------------------------------|-------------------------------|---------------------------------------------|
| QFN16 | QFN20(CH641 | QFN20(CH641 | QFN28 | Pin<br>name        | Pin<br>type <sup>(1)</sup> | I/O<br>charac<br>teristic<br>(1)(3) | Main<br>function<br>(after<br>reset) | Default alternate<br>function | Remapping function                          |
| 0     | 0           | 0           | 0     | GND                | Р                          | -                                   | GND                                  | -                             | -                                           |
| 2     | 2           | 1           | 1     | $V_{\rm HV}$       | Р                          | -                                   | $V_{\rm HV}$                         | -                             | -                                           |
| -     | -           | 2           | 2     | PB2H               | I/O                        | HV                                  | PB2H                                 | TIM1_CH1                      | -                                           |
| 3     | 3           | 3           | 3     | РВ3Н               | I/O                        | HV/P<br>U                           | PB3H                                 | TIM1_CH2                      | -                                           |
| 4     | 4           | 4           | 4     | PB4H               | I/O                        | HV/P<br>U                           | PB4H                                 | TIM1_CH3                      | TIM1_CH1N_1/TIM2_CH2N<br>_2/TIM1_CH2N_3     |
| -     | -           | 5           | 5     | PB5H               | I/O                        | HV                                  | PB5H                                 | -                             | TIM1_CH2N_1/<br>TIM2_CH1N_2/TIM2_CH1N<br>_3 |
| -     | -           | -           | 6     | PA9                | I/O                        | LV                                  | PA9                                  | TIM2_CH2                      | TIM2_CH2_2                                  |
| -     | 5           | 6           | 7     | PA3                | I/O                        | LV                                  | PA3                                  | TIM1_CH2N                     | I2C_SDA_1/USART_RX_4                        |
| -     |             | -           | 8     | PA10               | I/O/A                      | -                                   | PA10                                 | ADC_IN3                       | -                                           |
| -     | 6           | -           | 9     | PA11               | I/O/A                      | -                                   | PA11                                 | ADC_IN4/USART_TX              | I2C_SCL_2                                   |
| -     | 7           | -           | 10    | PA12               | I/O/A                      | -                                   | PA12                                 | ADC_IN5/USART_RX              | I2C_SDA_2                                   |
| -     | -           | -           | 11    | PA13               | I/O/A                      | -                                   | PA13                                 | ADC_IN6/I2C_SCL/<br>USART_CTS |                                             |
| 5     | 8           | 7           | 12    | PA4                | I/O                        | LV/PD                               | PA4                                  | ADC_ETR/TIM1_CH3N             | TIM2_CH2_1/TIM2_CH2_3                       |
| -     | 9           | 8           | 13    | PA5                | I/O                        | LV/PD                               | PA5                                  | TIM2_CH1                      | -                                           |
| 6     | 10          | 9           | 14    | PA6                | I/O/A                      | -                                   | PA6                                  | ADC_IN0/RST                   | ISP_1                                       |
| 7     | 11          | 10          | 15    | PA7                | I/O/A                      | -                                   | PA7                                  | ADC_IN1/TIM2_CH1N             | TIM2_CH1N_1/QII_1                           |
| -     | -           | -           | 16    | PA8                | I/O/A                      | -                                   | PA8                                  | ADC_IN2/TIM2_CH2N             | TIM2_CH2N_1                                 |
| 8     | 12          | 11          | 17    | PB8                | I/O/A                      | -                                   | PB8                                  | ADC_IN9/QII                   | -                                           |
| 9     | 13          | 12          | 18    | PB7                | I/O/A                      | -                                   | PB7                                  | ADC_IN7/ISN/MCO               | -                                           |
| 10    | 14          | 13          | 19    | ISP <sup>(5)</sup> | A                          | -                                   | ISP                                  | ADC_IN8                       | -                                           |
| -     | -           | -           | 20    | PA14               | I/O                        | -                                   | PA14                                 | USART_RTS/I2C_SDA             | -                                           |
| -     | -           | -           | 21    | PA15               | I/O                        | -                                   | PA15                                 | TIM1_BKIN                     | ADC_ETR_1                                   |
| 12    | 15          | 15          | 22    | PB0<br>(4)         | I/O/A                      | Rd                                  | PB0                                  | ADC_IN10/SWIO/CC1             | USART_RX_1                                  |
| 11    | 16          | 14          | 23    | PA0                | I/O/A                      | -                                   | PA0                                  | ADC_IN12/UDP                  | USART_TX_2/USART_RX_<br>3                   |
| 13    | 17          | 16          | 24    | PA1                | I/O/A                      | -                                   | PA1                                  | ADC_IN13/UDM                  | USART_TX_3/USART_RX_<br>2                   |
| 14    | 18          | 17          | 25    | PB1<br>(4)         | I/O/A                      | -                                   | PB1                                  | ADC_IN11/CC2                  | USART_TX_1                                  |
| 15    | 19          | 18          | 26    | PB9<br>(4)         | I/O/A                      | Rd                                  | PB9                                  | ADC_IN14/CC3/<br>TIM1_ETR     | -                                           |

| 16 | 20 | 19 | 27 | V <sub>DD</sub> | Р   | -  | V <sub>DD</sub> | -         | -                                   |
|----|----|----|----|-----------------|-----|----|-----------------|-----------|-------------------------------------|
| 1  | 1  | 20 | 28 | PA2             | I/O | LV | PA2             | TIM1_CH1N | TIM1_CH3_1/I2C_SCL_1/<br>USART_TX_4 |

Note 1: Explanation of table abbreviations:

I = TTL/CMOS level Schmitt input, support  $V_{DD}$  voltage range input;

O = CMOS level tri-state output, support  $V_{DD}$  voltage range input;

P = power supply;

LV = Low voltage driver pins, support input and output of  $V_{DD}$  voltage range;

HV= High voltage driver pins, support input and output of  $V_{HV}$  voltage range;

 $PU = Built-in non-closeable pull-up resistor, pull up to V_{HV} voltage, can be used to drive the gate of P-MOSFET;$ 

PD = Built-in pull-down resistor that can be turned off, which is turned on by default and can be used to drive the gate of N-MOSFET;

Rd = Built-in controllable Rd pull-down resistor defined by type-C specification, which can be used in PD receiving end;

 $A = Analog signal input or output, support V_{DD} voltage range input;$ 

Note 2: The underlined value of the remapping function indicates the configuration value of the corresponding bit in the AFIO register. For example, TIM2\_CH1N\_3 indicates that the corresponding bit configuration of the AFIO register is 11b.

Note 3: PB3H and PB4H have built-in pull-up resistors that cannot be closed; PB2H and PB5H have no built-in pull-up resistors; ISP and PB8/QII have no built-in pull-up resistors; PA0 and PA1 have built-in pull-up resistors that can be turned off by default; PB0/CC1 and PB1/CC2 and PB9/CC2 have built-in pull-up resistors defined by the type-C specification; in addition, GPIO pins have built-in pull-up resistors that are off by default; PA0 and PA1 have built-in pull-down resistors that can be turned on and off by default; PA0 and PA1 have built-in pull-down resistors that can be turned on and off by default; PA0 and PA1 have built-in pull-down resistors that are on, adjustable and off by default, and can provide pull-down current; PB0/CC1 and PB9/CC3 pins have built-in Rd pull-down resistors defined by type-C specification, which are on by default and need to be turned off as GPIO push-pull output. PB1/CC2 pins do not provide Rd by default and can support customization. Other GPIO pins do not have built-in pull-down resistors. For more details, please refer to the GPIO and its reuse functions section of the CH641RM manual.

Note 4: When PB0, PB1 and PB9 are used as ADC input channels or GPIO push-pull output is high, the voltage range is about  $0V \sim (V_{DD}-1.7V)$ .

*Note 5: The ISP pin feeds the result amplified by the OPA to ADC\_IN8.* 

### **2.3 Pin Alternate Functions**

Note that the pin function description in the following table is for all functions and does not involve specific types of chips. There are differences in peripheral resources between different models. Please confirm this function according to the chip model resource table before checking.

| Alternate<br>Pin | ADC           | TIM1                     | TIM2                      | USART                     | SYS | I2C       | SWIO | ANA   | USB PD |
|------------------|---------------|--------------------------|---------------------------|---------------------------|-----|-----------|------|-------|--------|
| PA0              | ADC_IN12      |                          |                           | USART_TX_2/USART_R<br>X_3 |     |           |      | UDP   |        |
| PA1              | ADC_IN13      |                          |                           | USART_RX_2/USART_T<br>X_3 |     |           |      | UDM   |        |
| PA2              |               | TIM1_CH1N/TIM1_CH<br>3_1 |                           | USART_TX_4                |     | I2C_SCL_1 |      |       |        |
| PA3              |               | TIM1_CH2N                |                           | USART_RX_4                |     | I2C_SDA_1 |      |       |        |
| PA4              | ADC_ETR       | TIM1_CH3N                | TIM2_CH2_1/TIM2_CH2_3     |                           |     |           |      |       |        |
| PA5              |               |                          | TIM2_CH1                  |                           |     |           |      |       |        |
| PA6              | ADC_IN0       |                          |                           |                           | RST |           |      | ISP_1 |        |
| PA7              | ADC_IN1       |                          | TIM2_CH1N/TIM2_CH1N_<br>1 |                           |     |           |      | QII_1 |        |
| PA8              | ADC_IN2       |                          | TIM2_CH2N/TIM2_CH2N_<br>1 |                           |     |           |      |       |        |
| PA9              |               |                          | TIM2_CH2/TIM2_CH2_2       |                           |     |           |      |       |        |
| PA10             | ADC_IN3       |                          |                           |                           |     |           |      |       |        |
| PA11             | ADC_IN4       |                          |                           | USART_TX                  |     | I2C_SCL_2 |      |       |        |
| PA12             | ADC_IN5       |                          |                           | USART_RX                  |     | I2C_SDA_2 |      |       |        |
| PA13             | ADC_IN6       |                          |                           | USART_CTS                 |     | I2C_SCL   |      |       |        |
| PA14             |               |                          |                           | USART_RTS                 |     | I2C_SDA   |      |       |        |
| PA15             | ADC_ETR_<br>1 | TIM1_BKIN                |                           |                           |     |           |      |       |        |
| PB0              | ADC_IN10      |                          |                           | USART_RX_1                |     |           | SWI0 |       | CC1    |
| PB1              | ADC_IN11      |                          |                           | USART_TX_1                |     |           |      |       | CC2    |
| PB2H             |               | TIM1_CH1                 |                           |                           |     |           |      |       |        |
| PB3H             |               | TIM1_CH2                 |                           |                           |     |           |      |       |        |

Table 2-2 Pin alternate and remapping function

| PB4H |          | TIM1_CH3/TIM1_CH1<br>N_1 | TIM2_CH2N_2/TIM2_CH2<br>N_3 |     |     |     |
|------|----------|--------------------------|-----------------------------|-----|-----|-----|
| PB5H |          | TIM1_CH2N_1              | TIM2_CH1N_2/TIM2_CH1<br>N_3 |     |     |     |
| ISP  | ADC_IN8  |                          |                             |     | ISP |     |
| PB7  | ADC_IN7  |                          |                             | MCO | ISN |     |
| PB8  | ADC_IN9  |                          |                             |     | QII |     |
| PB9  | ADC_IN14 | TIM1_ETR                 |                             |     |     | CC3 |

# **Chapter 3 Electrical Characteristics**

# **3.1 Test Conditions**

Unless otherwise specified and marked, all voltages are based on GND.

All minimum and maximum values will be guaranteed under the worst ambient temperature, supply voltage and clock frequency. Typical values are based on room temperature  $25^{\circ}$ C and  $V_{HV} = 9V$  environment for design guidance. Data obtained through comprehensive evaluation, design simulation or process characteristics will not be tested on the production line. On the basis of comprehensive evaluation, the minimum and maximum values are obtained through sample testing. Unless the special instructions are measured, the characteristic parameters are guaranteed by comprehensive evaluation or design.

Power supply scheme:

Figure 3-1 Typical circuit of conventional power supply



Note:  $V_{DD}$  in the diagram is connected to a 1uF capacitor by default to use the internal regulator, optionally externally supplied with  $V_{HV}$  from the same 5V supply.

# 3.2 Absolute Maximum Ratings

Critical or exceeding the absolute maximum value may cause the chip to operate improperly or even be damaged.

| Symbol               | Des                                  | cription                                                 | Min. | Max. | Unit |
|----------------------|--------------------------------------|----------------------------------------------------------|------|------|------|
| T <sub>A</sub>       | Ambient temperature during           | Rated 5V or 9V, $V_{HV} < 10V$                           | -40  | 85   | °C   |
|                      | operation                            | Rated 12V, $V_{HV} \ge 10V$                              | -20  | 70   |      |
| TJ                   | Junction temperature range           | -40                                                      | 105  | °C   |      |
| Ts                   | Ambient temperature during st        | Ambient temperature during storage                       |      |      | °C   |
| V <sub>HV</sub> -GND | External main supply voltage (       | (V <sub>HV</sub> )                                       | -0.3 | 14   | V    |
| V <sub>IN</sub>      | Input voltage on HV high vo<br>PB5H) | Input voltage on HV high voltage pins (PB2H, PB3H, PB4H, |      |      | V    |

Table 3-1 Absolute maximum ratings

|                       | Input voltage on other pins                                                | -0.3  | V <sub>DD</sub> +0.3 | V  |
|-----------------------|----------------------------------------------------------------------------|-------|----------------------|----|
| $V_{\text{ESD(HBM)}}$ | ESD electrostatic discharge voltage (mannequin, non-contact)               | 2     | K                    | V  |
| I <sub>VHV</sub>      | Total current through the V <sub>DD</sub> power cord (supply current)      |       | 200                  |    |
| I <sub>GND</sub>      | Total current passing through the GND ground wire (outflow current)        |       | 200                  |    |
| IIO                   | Sink current or source current on the HV drive and LV strong drive I/O pin |       | +/-70                | mA |
|                       | Sink current or source current on other common I/O pins                    |       | +/-30                |    |
| т                     | RST pin injection current                                                  |       | +/-4                 |    |
| I <sub>INJ(PIN)</sub> | Injection current of other pins                                            |       | +/-4                 | ]  |
| $\sum I_{INJ(PIN)}$   | Total injection current of all IO and control pins                         | +/-20 |                      |    |

# **3.3 Electrical Characteristics**

### **3.3.1 Operating Conditions**

| Symbol            | Parameter                      | Condition | Min.                 | Max. | Unit |
|-------------------|--------------------------------|-----------|----------------------|------|------|
| F <sub>HCLK</sub> | Internal HB clock frequency    |           |                      | 48   | MHz  |
| V <sub>HV</sub>   | Operating power supply voltage |           | 4.0                  | 12.6 | V    |
| V <sub>DD</sub>   | Internal power supply voltage  |           | V <sub>HV</sub> -0.2 | 5.5  | V    |

Table 3-2 General operating conditions

| Symbol           | Parameter                    | Condition | Min. | Max. | Unit |
|------------------|------------------------------|-----------|------|------|------|
| t <sub>VDD</sub> | V <sub>DD</sub> rising rate  |           | 1    | 8    |      |
|                  | V <sub>DD</sub> falling rate |           | 2    | 8    | us/V |
| t <sub>VHV</sub> | V <sub>HV</sub> rising rate  |           | 0.1  | 8    |      |
|                  | V <sub>HV</sub> falling rate |           | 2    | 8    | us/V |

### 3.3.2 Built-in Reset and Power Control Block Characteristics

### Table 3-4 Reset and voltage monitoring (For PDR, select high threshold gear)

| Symbol                          | Parameter                                           | Condition                          | Min. | Тур. | Max. | Unit |
|---------------------------------|-----------------------------------------------------|------------------------------------|------|------|------|------|
| V <sub>DD</sub>                 | Internal voltage regulator<br>output, I/O voltage   | $V_{\rm HV}$ > 5V, load < 20mA     | 4.7  | 4.8  | 4.9  | V    |
| I <sub>DD</sub>                 | External load capacity of VDD                       | $V_{\rm HV} > 5V$                  |      |      | 15   | mA   |
| V <sub>33</sub>                 | Internal voltage regulator<br>output, ADC reference | $V_{\rm HV} > 8V, V_{\rm DD} > 6V$ | 3.24 | 3.3  | 3.36 | V    |
|                                 |                                                     | PLS [2:0] = 000 (Rising edge)      |      | 3.16 |      | V    |
| <b>V</b> (1)                    | Level selection of                                  | PLS [2:0] = 000 (Falling edge)     |      | 2.94 |      | V    |
| V <sub>PVD</sub> <sup>(1)</sup> | Programmable Voltage detector                       | PLS [2:0] = 001 (Rising edge)      |      | 3.38 |      | V    |
|                                 |                                                     | PLS [2:0] = 001 (Falling edge)     |      | 3.12 |      | V    |

|                      |                                                                                                                               | PLS [2:0] = 010 (Rising edge)  |      | 3.61 |      | V  |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------------------------|------|------|------|----|
|                      |                                                                                                                               | PLS [2:0] = 010 (Falling edge) |      | 3.32 |      | V  |
|                      |                                                                                                                               | PLS [2:0] = 011 (Rising edge)  |      | 3.85 |      | V  |
|                      |                                                                                                                               | PLS [2:0] = 011 (Falling edge) |      | 3.51 |      | V  |
|                      |                                                                                                                               | PLS [2:0] = 100 (Rising edge)  |      | 4.06 |      | V  |
|                      |                                                                                                                               | PLS [2:0] = 100 (Falling edge) |      | 3.7  |      | V  |
|                      |                                                                                                                               | PLS [2:0] = 101 (Rising edge)  |      | 4.28 |      | V  |
|                      |                                                                                                                               | PLS [2:0] = 101 (Falling edge) |      | 3.92 |      | V  |
|                      |                                                                                                                               | PLS [2:0] = 110 (Rising edge)  |      | 4.45 |      | V  |
|                      |                                                                                                                               | PLS [2:0] = 110 (Falling edge) |      | 4.09 |      | V  |
|                      |                                                                                                                               | PLS [2:0] = 111 (Rising edge)  |      | 4.63 |      | V  |
|                      |                                                                                                                               | PLS [2:0] = 111 (Falling edge) |      | 4.28 |      | V  |
| V <sub>PVDhyst</sub> | PVD hysteresis                                                                                                                |                                | 0.18 | 0.25 | 0.36 | V  |
|                      | Power-on / power-down                                                                                                         | Rising edge                    | 2.85 | 3.00 | 3.15 | V  |
| V <sub>POR/PDR</sub> | $\begin{array}{ll} \mbox{reset threshold} \\ V_{\rm HV} & \mbox{undervoltage} & \mbox{reset} \\ \mbox{threshold} \end{array}$ | Falling edge                   | 2.82 | 2.98 | 3.12 | v  |
| VPDRhyst             | PDR hysteresis                                                                                                                |                                |      | 15   | 25   | mV |
| Vovp                 | $V_{HV}$ threshold of OVP reset                                                                                               |                                | 13.6 | 14.3 | 15   | v  |
|                      | Temperature point of OTP                                                                                                      | Heating process                | 110  | 130  | 150  | °C |
| T <sub>otp</sub>     | The temperature point at which overtemperature protection is removed.                                                         | Cooling process                | 65   | 85   | 110  | °C |
|                      | Power-on reset delay                                                                                                          |                                | 5    | 17   | 24   | mS |
| t <sub>RST</sub>     | Other reset delay                                                                                                             |                                |      | 300  |      | uS |

Note: 1. Normal temperature test value.

### **3.3.3 Built-in Reference Voltage**

Table 3-5 Embedded reference voltage

| Symbol                 | Parameter                                                              | Condition                             | Min. | Тур. | Max. | Unit               |
|------------------------|------------------------------------------------------------------------|---------------------------------------|------|------|------|--------------------|
| VREFINT                | Built-in reference voltage                                             | $T_A = -40^{\circ}C \sim 85^{\circ}C$ | 1.18 | 1.2  | 1.22 | V                  |
| T <sub>S_vrefint</sub> | Sampling time of ADC<br>when internal reference<br>voltage is read out |                                       | 3    |      | 500  | 1/f <sub>ADC</sub> |

### **3.3.4 Supply Current Characteristics**

Current consumption is a comprehensive index of a variety of parameters and factors, including operating voltage, ambient temperature, load of I/O pin, software configuration, operating frequency, flipping rate of I/O pin, location of program in memory and code executed, etc. The current consumption measurement method is as follows:

Figure 3-2 Current consumption measurement



The microcontroller is in the following conditions:

In the case of  $V_{HV}=9V$  ( $V_{DD}=4.8V$ ) at room temperature, during the test: the I/O port that supports pull-up input is configured to pull-up input mode, and the other configuration is analog input mode. HIS = 24M (calibrated); when FHCLK > 24M, the system clock source is PLL. Enable or turn off the power consumption of all peripheral clocks.

| T 1 1 2 ( T 1 1 )         | · · • • • • • • • • • • • • • • • • • • |                       | 1 0              | 1 1 1 1 1            |
|---------------------------|-----------------------------------------|-----------------------|------------------|----------------------|
| Table 3-6 Typical current | consumption in Run mode                 | , the data processing | g code runs from | n the internal Flash |
|                           |                                         | ,                     |                  |                      |

|                 |                |                      |                     | Т           |             |      |
|-----------------|----------------|----------------------|---------------------|-------------|-------------|------|
| Symbol          | Parameter      | Condi                | tion                | Enable all  | Disable all | Unit |
|                 |                |                      | _                   | peripherals | peripherals |      |
|                 |                | Runs on the high-    | $F_{HCLK} = 48 MHz$ | 6.7         | 4.6         |      |
|                 |                | speed internal RC    | $F_{HCLK} = 24 MHz$ | 5.1         | 4.1         |      |
| I <sub>HV</sub> | Supply current | oscillator (HSI).    | $F_{HCLK} = 8MHz$   | 3.0         | 2.7         | mA   |
| IHV             | in Run mode    | Uses HB prescaler to |                     |             |             |      |
|                 |                | reduce the           | $F_{HCLK} = 4MHz$   | 2.2         | 2.0         |      |
|                 |                | frequency.           |                     |             |             |      |

Note: The above are measured parameters.

|                 |                  |                   |                         | Ту          |             |      |
|-----------------|------------------|-------------------|-------------------------|-------------|-------------|------|
| Symbol          | Parameter        | Cond              | ition                   | Enable all  | Disable all | Unit |
|                 |                  |                   |                         | peripherals | peripherals |      |
|                 | Current in Sleep | Runs on the high- | $F_{HCLK} = 48 MHz$     | 3.7         | 1.6         |      |
|                 | mode             | speed internal RC | $F_{\rm HCLK} = 24 MHz$ | 2.1         | 1.1         |      |
| I <sub>HV</sub> | (In this case,   | oscillator (HSI). | $F_{HCLK} = 8MHz$       | 1.0         | 0.7         | mA   |
| 1111            | peripheral power | Uses HB prescaler |                         |             |             |      |
|                 | supply and clock | to reduce the     | $F_{HCLK} = 4MHz$       | 0.8         | 0.6         |      |
|                 | are maintained)  | frequency.        |                         |             |             |      |

Note: The above are measured parameters.

| Symbol | Parameter                               | Condition | Тур. | Unit |
|--------|-----------------------------------------|-----------|------|------|
| T      | I <sub>HV</sub> Current in Standby mode | LSI on    | 64   |      |
| IHV    |                                         | LSI off   | 62   | uA   |

Note: The above are measured parameters.

### **3.3.5 Internal Clock Source Characteristics**

| Table 3-9 Internal high-sp | eed (HSI) RC os | scillator characteristics |
|----------------------------|-----------------|---------------------------|
|                            |                 |                           |

| Symbol               | Parameter                         | Condition                            | Min. | Тур. | Max. | Unit |  |  |
|----------------------|-----------------------------------|--------------------------------------|------|------|------|------|--|--|
| F <sub>HSI</sub>     | Frequency (after calibration)     |                                      |      | 24   |      | MHz  |  |  |
| DuCy <sub>HSI</sub>  | Duty cycle                        |                                      | 45   | 50   | 55   | %    |  |  |
| ACC                  | Accuracy of HSI oscillator (after | $TA = 0^{\circ}C \sim 70^{\circ}C$   | -1.5 |      | 1.8  | %    |  |  |
| ACC <sub>HSI</sub>   | calibration)                      | $TA = -40^{\circ}C \sim 85^{\circ}C$ | -2.3 |      | 2.3  | %    |  |  |
| +                    | HSI oscillator startup            |                                      |      | 10   |      | 110  |  |  |
| t <sub>SU(HSI)</sub> | stabilization time                |                                      |      |      |      | us   |  |  |
| I <sub>DD(HSI)</sub> | HSI oscillator power consumption  |                                      | 120  | 180  | 270  | uA   |  |  |

Table 3-10 Internal low-speed (LSI) RC oscillator characteristics

| Symbol               | Parameter                                 | Condition | Min. | Тур. | Max. | Unit |
|----------------------|-------------------------------------------|-----------|------|------|------|------|
| F <sub>LSI</sub>     | Frequency                                 |           | 100  | 400  | 700  | KHz  |
| DuTy <sub>LSI</sub>  | Duty cycle                                |           | 45   | 50   | 55   | %    |
| t <sub>SU(LSI)</sub> | LSI oscillator startup stabilization time |           |      | 80   |      | us   |
| I <sub>DD(LSI)</sub> | LSI oscillator power consumption          |           |      | 2    |      | uA   |

### 3.3.6 Wakeup Time from Low-power Mode

Table 3-11 Wakeup time from low-power mode<sup>(1)</sup>

| Symbol               | Parameter                | Condition                              | Тур. | Unit |
|----------------------|--------------------------|----------------------------------------|------|------|
| t <sub>wusleep</sub> | Wakeup from Sleep mode   | Wake up using the HSI RC clock         | 22   | us   |
| t <sub>WUSTDBY</sub> | Wakeup from Standby mode | LDO stable time + HSI RC clock Wake up | 250  | us   |

### **3.3.7 Memory Characteristics**

Table 3-12 Flash memory characteristics

| Symbol                | Parameter                        | Condition                             | Min. | Тур. | Max. | Unit |
|-----------------------|----------------------------------|---------------------------------------|------|------|------|------|
| t <sub>ERASE_64</sub> | Page (64 bytes) programming time | $T_A = -20^{\circ}C \sim 85^{\circ}C$ | 2.4  |      | 3.2  | ms   |
| t <sub>ERASE</sub>    | Page (64 bytes) erase time       | $T_A = -20^{\circ}C \sim 85^{\circ}C$ | 2.4  |      | 3.2  | ms   |
| t <sub>prog</sub>     | 16-bit programming time          | $T_A = -20^{\circ}C \sim 85^{\circ}C$ | 2.4  |      | 3.2  | ms   |
| t <sub>ME</sub>       | Whole piece erasing time         | $T_A = -20^{\circ}C \sim 85^{\circ}C$ | 2.4  |      | 3.2  | ms   |
| V <sub>prog</sub>     | Programming voltage              |                                       | 3.0  |      | 5.3  | V    |

Table 3-13 Flash memory endurance and data retention

| Symbol           | Parameter             | Condition           | Min. | Тур.               | Max. | Unit  |
|------------------|-----------------------|---------------------|------|--------------------|------|-------|
| N <sub>END</sub> | Erase time            | $T_A = 25^{\circ}C$ | 10K  | 80K <sup>(1)</sup> |      | Times |
| t <sub>RET</sub> | Data retention period |                     | 10   |                    |      | Years |

Note: 1. Actual number of operational erasures, not guaranteed.

### 3.3.8 I/O Port Characteristics

| Symbol           | Parameter                          | Condition        | Min.                 | Тур. | Max.            | Unit |
|------------------|------------------------------------|------------------|----------------------|------|-----------------|------|
| V <sub>DD</sub>  | Power supply voltage               |                  | V <sub>HV</sub> -0.2 | 4.8  | 5.5             | V    |
| V                | 1/0 nin innut high voltage         | $V_{DD} = 3.3V$  | 1.8                  |      | V <sub>DD</sub> | V    |
| V <sub>IH</sub>  | I/O pin input high voltage         | $V_{DD} = 4.8V$  | 2.3                  |      | V <sub>DD</sub> |      |
| V <sub>IL</sub>  | I/O pin input low voltage          | $V_{DD} = 3.3 V$ | 0                    |      | 0.8             | V    |
|                  |                                    | $V_{DD} = 4.8V$  | 0                    |      | 1.1             |      |
| V                |                                    | $V_{DD} = 3.3 V$ |                      | 220  |                 | V    |
| V <sub>hys</sub> | Schmitt trigger hysteresis voltage | $V_{DD} = 4.8V$  |                      | 380  |                 | mV   |
| I <sub>lkg</sub> | Input leakage current of I/O pin   |                  |                      | 0    | +/-3            | uA   |
| R <sub>PU</sub>  | Pull-up equivalent resistance      |                  | 30                   | 45   | 60              | kΩ   |
| R <sub>PD</sub>  | Pull-down equivalent resistance    |                  | 30                   | 45   | 60              | kΩ   |
| C <sub>IO</sub>  | I/O pin capacitance                |                  |                      | 5    |                 | pF   |

Table 3-14 General-purpose I/O and LV strong drive I/O static characteristics

Table 3-15 General-purpose I/O output drive current characteristics

| Symbol              | Parameter                            | Condition                                          | Min. | Тур. | Max. | Unit |
|---------------------|--------------------------------------|----------------------------------------------------|------|------|------|------|
| I <sub>SINK</sub>   | Pin output low-level sink current    | $V_{DD} = 4.8$ V, pin voltage = 0.4V               | 12   | 18   | 25   | mA   |
| I <sub>SOURCE</sub> | Pin output high-level source current | $V_{DD} = 4.8V$ , pin voltage = $V_{DD}$ -<br>0.4V | 11   | 16   | 22   | mA   |

### Table 3-16 General-purpose I/O output voltage characteristics

| Symbol          | Parameter                                        | Condition              | Min.                 | Max. | Unit |
|-----------------|--------------------------------------------------|------------------------|----------------------|------|------|
| V <sub>OL</sub> | Output low level, single pin absorbs 8mA current | $3V \le V_{DD} \le 5V$ |                      | 0.5  | V    |
| V <sub>OH</sub> | Output high level, single pin output 8mA current | $3V \le V_{DD} \le 5V$ | V <sub>DD</sub> -0.5 |      | V    |

Note: If multiple IO pins are driven at the same time in the above conditions, the sum of the current must not exceed the absolute maximum rating given in Section 3.2 of the table. When multiple IO pins are driven at the same time, the current on the power / ground pin is large, which will cause a voltage drop so that the voltage of the internal I/O cannot reach the power supply voltage of the meter, resulting in the driving current less than the nominal value.

| Table 3-17 General | l-purpose I/O | input/output AC   | characteristics |
|--------------------|---------------|-------------------|-----------------|
| 10010 0 17 001010  | . parpese r e | mp as carp arrise | •               |

| Symbol                | Parameter                                                      | Condition                             | Min. | Max. | Unit |
|-----------------------|----------------------------------------------------------------|---------------------------------------|------|------|------|
| F <sub>max(IO)o</sub> | I/O pin output maximum frequency                               | CL = 50 pF,<br>$3V \le V_{DD} \le 5V$ |      | 30   | MHz  |
| t <sub>f(IO)out</sub> | Falling time of output from high to low level                  | CL = 50 pF,                           |      | 12   | ns   |
| t <sub>r(IO)out</sub> | Rising time of output from low to high level                   | $3V \le V_{DD} \le 5V$                |      | 12   | ns   |
| t <sub>EXTIpw</sub>   | EXTI controller detects the pulse width of the external signal |                                       | 12   |      | ns   |

### 3.3.9 LV Strong Drive I/O Pin Characteristics

Table 3-18 Static characteristics of LV strong-drive I/O pins, refer to Table 3-14

| Symbol             | Parameter                                        | Condition                                         | Min. | Тур. | Max. | Unit |
|--------------------|--------------------------------------------------|---------------------------------------------------|------|------|------|------|
| I <sub>lsink</sub> | Pin outputs low-level sink current               | $V_{DD} = 4.8V$ , pin voltage = 0.5V              | 50   | 65   | 85   | mA   |
|                    | Pin outputs low-level short-<br>circuit current  | $V_{DD} = 4.8V$ , pin voltage = $V_{DD}$          |      | 120  |      | mA   |
|                    | Pin outputs high-level source current            | $V_{DD} = 4.8V$ ,<br>pin voltage = $V_{DD}$ -0.5V | 30   | 45   | 65   | mA   |
| ILSOURCE           | Pin outputs high-level short-<br>circuit current | $V_{DD} = 4.8V$ , pin voltage = 0                 |      | 115  |      | mA   |

Table 3-19 LV strong drive I/O pin output drive current characteristics

Table 3-20 LV strong drive I/O pin output voltage characteristics

| Symbol           | Parameter                                         | Condition                      | Min.                 | Max. | Unit |
|------------------|---------------------------------------------------|--------------------------------|----------------------|------|------|
| VLOL             | Output low level, single pin absorbs 30mA current | $4V\!\!\le\!V_{DD}\!\le\!\!5V$ |                      | 0.5  | V    |
| V <sub>LOH</sub> | Output high level, single pin output 25mA current | $4V\!\!\le\!V_{DD}\!\le\!\!5V$ | V <sub>DD</sub> -0.5 |      | V    |

Note: If multiple IO pins are driven at the same time in the above conditions, the sum of the current must not exceed the absolute maximum rating given in Section 3.2 of the table. When multiple IO pins are driven at the same time, the current on the power / ground pin is large, which will cause a voltage drop so that the voltage of the internal IBO cannot reach the power supply voltage of the meter, resulting in the driving current less than the nominal value.

Table 3-21 LV strong drive I/O pin input/output AC characteristics

| Symbol                 | Parameter                                      | Condition              | Min. | Max. | Unit   |
|------------------------|------------------------------------------------|------------------------|------|------|--------|
| F <sub>Lmax(IO)o</sub> | I/O pin output maximum frequency               | CL = 1000 pF,          |      | 3    | MHz    |
|                        | bo phi output maximum nequency                 | $3V \le V_{DD} \le 5V$ |      | 5    | IVIIIZ |
| t <sub>Lf(IO)out</sub> | Falling time of output from high to low level  | CL = 1000pF,           |      | 90   | ns     |
| t <sub>Lr(IO)out</sub> | Rising time of output from low to high level   | $3V \le V_{DD} \le 5V$ |      | 90   | ns     |
| +                      | EXTI controller detects the pulse width of the |                        | 12   |      |        |
| t <sub>LEXTIpw</sub>   | external signal                                |                        | 12   |      | ns     |

### 3.3.10 HV Drive I/O Pin Characteristics

| Symbol            | Parameter                          | Condition       | Min. | Тур. | Max.            | Unit |
|-------------------|------------------------------------|-----------------|------|------|-----------------|------|
| V <sub>HV</sub>   | HV power supply voltage            |                 | 4.0  | 9.0  | 12.6            | V    |
| V <sub>HIH</sub>  | I/O pin input high voltage         | $V_{DD} = 4.8V$ | 2.6  |      | V <sub>HV</sub> | V    |
| V <sub>HIL</sub>  | I/O pin input low voltage          | $V_{DD} = 4.8V$ | 0    |      | 1.2             | V    |
| V <sub>Hhys</sub> | Schmitt trigger hysteresis voltage | $V_{DD} = 4.8V$ |      | 550  |                 | mV   |
| I <sub>Hlkg</sub> | Input leakage current of I/O pin   |                 |      | 0    | +/-10           | uA   |
| R <sub>HPU</sub>  | Pull-up equivalent resistance      |                 | 80   | 120  | 170             | kΩ   |

|                  | i de la constancia de la c |  |    |    |
|------------------|-----------------------------------------------------------------------------------------------------------------|--|----|----|
| C <sub>HIO</sub> | I/O pin capacitance                                                                                             |  | 10 | pF |

| Symbol               | Parameter                                        | Condition                                         | Min. | Тур. | Max. | Unit |
|----------------------|--------------------------------------------------|---------------------------------------------------|------|------|------|------|
|                      | Pin outputs low-level sink current               | $V_{\rm HV}$ = 5V, pin voltage = 0.5V             | 25   | 35   | 50   | mA   |
|                      | Pin outputs low-level short-<br>circuit current  | $V_{HV} = 5V$ , pin voltage = $V_{HV}$            |      | 110  | 150  | mA   |
| I <sub>HSINK</sub>   | Pin outputs low-level sink<br>current            | $V_{\rm HV}$ = 12V, pin voltage = 0.5V            | 25   | 35   | 50   | mA   |
|                      | Pin outputs low-level short-<br>circuit current  | $V_{HV}$ = 12V, pin voltage = $V_{HV}$            |      | 130  | 180  | mA   |
|                      | Pin outputs high-level source current            | $V_{HV} = 5V$ , pin voltage = $V_{HV}$ -<br>0.5V  | 15   | 21   | 30   | mA   |
|                      | Pin outputs high-level short-<br>circuit current | $V_{HV} = 5V$ , pin voltage = 0                   |      | 80   | 110  | mA   |
| I <sub>HSOURCE</sub> | Pin outputs high-level source current            | $V_{HV} = 12V$ , pin voltage = $V_{HV}$ -<br>0.5V | 22   | 31   | 44   | mA   |
|                      | Pin outputs high-level short-<br>circuit current | $V_{HV} = 12V$ , pin voltage = 0                  |      | 180  | 250  | mA   |

### Table 3-23-1 CH641F/D HV drive I/O pin output drive current characteristics

Table 3-23-2 CH641X/P HV drive I/O pin output drive current characteristics

| Symbol               | Parameter                                        | Condition                                         | Min. | Тур. | Max. | Unit |
|----------------------|--------------------------------------------------|---------------------------------------------------|------|------|------|------|
|                      | Pin outputs low-level sink current               | $V_{\rm HV} = 5V$ , pin voltage = 0.5V            | 50   | 70   | 95   | mA   |
|                      | Pin outputs low-level short-<br>circuit current  | $V_{HV} = 5V$ , pin voltage = $V_{HV}$            |      | 220  | 290  | mA   |
| I <sub>HSINK</sub>   | Pin outputs low-level sink current               | $V_{HV} = 12V$ , pin voltage = 0.5V               | 50   | 70   | 95   | mA   |
|                      | Pin outputs low-level short-<br>circuit current  | $V_{HV} = 12V$ , pin voltage = $V_{HV}$           |      | 256  | 340  | mA   |
|                      | Pin outputs high-level source current            | $V_{HV} = 5V$ , pin voltage = $V_{HV}$ -<br>0.5V  | 30   | 42   | 57   | mA   |
| Т                    | Pin outputs high-level short-<br>circuit current | $V_{\rm HV} = 5V$ , pin voltage = 0               |      | 156  | 210  | mA   |
| I <sub>HSOURCE</sub> | Pin outputs high-level source current            | $V_{HV} = 12V$ , pin voltage = $V_{HV}$ -<br>0.5V | 44   | 62   | 84   | mA   |
|                      | Pin outputs high-level short-<br>circuit current | $V_{\rm HV} = 12V$ , pin voltage = 0              |      | 340  | 460  | mA   |

| Tuble 5.2 TITY diffe i to pin ouput voluge endiatelensites |                                                   |                                 |                      |      |      |  |  |  |
|------------------------------------------------------------|---------------------------------------------------|---------------------------------|----------------------|------|------|--|--|--|
| Symbol                                                     | Parameter                                         | Condition                       | Min.                 | Max. | Unit |  |  |  |
| V <sub>HOL</sub>                                           | Output low level, single pin absorbs 25mA current | $5V\!\le\!V_{\rm HV}\!\le\!12V$ |                      | 0.5  | V    |  |  |  |
| V <sub>HOH</sub>                                           | Output high level, single pin output 15mA current | $5V\!\le\!V_{HV}\!\le\!12V$     | V <sub>HV</sub> -0.5 |      | V    |  |  |  |

Table 3-24 HV drive I/O pin output voltage characteristics

Note: If multiple IO pins are driven at the same time in the above conditions, the sum of the current must not exceed the absolute maximum rating given in Section 3.2 of the table. When multiple IO pins are driven at the same time, the current on the power / ground pin is large, which will cause a voltage drop so that the voltage of the internal IBO cannot reach the power supply voltage of the meter, resulting in the driving current less than the nominal value.

| Symbol                 | Parameter                                                      | Condition                                                                                                                        | Min. | Max. | Unit |  |  |  |
|------------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------|------|------|--|--|--|
| F <sub>Hmax(IO)o</sub> | I/O pin output maximum frequency                               | $\label{eq:CL} \begin{split} & \text{CL} = 1000 \text{pF}, \\ & 5\text{V}{\leq}\text{V}_{\text{HV}}{\leq}12\text{V} \end{split}$ |      | 0.5  | MHz  |  |  |  |
| C <sub>HIOmax</sub>    | I/O pin maximum load capacitance                               |                                                                                                                                  |      | 2000 | pF   |  |  |  |
| 4                      | CH641F/D output high to low level fall time                    |                                                                                                                                  |      | 150  | ns   |  |  |  |
| t <sub>Hf(IO)out</sub> | CH641X/P output high to low level fall time                    | CL = 1000 pF,                                                                                                                    |      | 90   |      |  |  |  |
| L                      | CH641F/D output low to high level rise time                    | $5V \le V_{HV} \le 12V$                                                                                                          |      | 150  |      |  |  |  |
| t <sub>Hr(IO)out</sub> | CH641X/P output low to high level rise time                    |                                                                                                                                  |      | 90   | ns   |  |  |  |
| t <sub>HEXTIpw</sub>   | EXTI controller detects the pulse width of the external signal |                                                                                                                                  | 12   |      | ns   |  |  |  |

Table 3-25 HV drive I/O pin input/output AC characteristics

### 3.3.11 BC Interface UDP/UDM Characteristics

| Symbol              | Parameter                              | Condition                             | Min. | Тур.  | Max. | Unit |
|---------------------|----------------------------------------|---------------------------------------|------|-------|------|------|
| R <sub>PU</sub>     | BC pin pull-up equivalent resistance   | DAC = 100000                          | 20   | 31    | 45   | kΩ   |
| R <sub>PD</sub>     | BC pin pull-down equivalent resistance | DAC = 100000                          | 20   | 31    | 45   | kΩ   |
| I <sub>PU2</sub>    | BC pin weak pull-up current            | PCS = 10, BC output voltage = 0.6V    | 7    | 10    | 14   | uA   |
| I <sub>PD1</sub>    | BC pin weak pull-down current          | PCS = 01, BC output voltage = 0.6V    | 1    | 2     | 3    | uA   |
| I <sub>PD3</sub>    | BC pin pull-down current               | PCS = 11, BC output voltage = 0.6V    | 55   | 80    | 110  | uA   |
| ET                  | DAC total error                        | $V_{DD} = 4.8V$                       |      | 0.2   | 0.8  | LSB  |
| V <sub>DACmax</sub> | DAC maximum output voltage             | $V_{DD} = 4.8V$ , non-resistive loads | 4.7  | 4.725 |      | V    |
| V <sub>DACmin</sub> | DAC minimum output voltage             | $V_{DD} = 4.8V$ , non-resistive loads |      | 0     | 0.02 | V    |
| R <sub>DAC</sub>    | DAC output impedance                   | $V_{DD} = 4.8V$ , disable DAC buffer  | 12   | 15.5  | 20   | kΩ   |
| I <sub>DDDAC</sub>  | DAC buffer supply current              |                                       |      | 135   |      | uA   |
| VDACBmax            | Maximum output voltage with            | $V_{DD} = 4.8V$ , load 10k $\Omega$   | 4.62 | 4.72  |      | V    |

|                      | buffer DAC                                        |                                       |       |      |    |
|----------------------|---------------------------------------------------|---------------------------------------|-------|------|----|
| V <sub>DACBmin</sub> | Minimum output voltage with buffer DAC            | $V_{DD} = 4.8 V$ , load $10 k \Omega$ | 0.005 | 0.02 | V  |
| tBuf                 | Output delay of a DAC buffer used as a comparator |                                       | 400   | 800  | ns |

### 3.3.12 USB PD Interface CC1/CC2/CC3 Characteristics

| Symbol  | Parameter                           | Condition                                                                         | Min. | Тур. | Max. | Unit |
|---------|-------------------------------------|-----------------------------------------------------------------------------------|------|------|------|------|
| tRise   | Rising time                         | time Time between 10% and 90% of the range, minimum value for no-load conditions. |      | 430  | 600  | ns   |
| tFall   | Falling time                        | Time between 10% and 90% of the range, minimum value for no-load conditions.      | 300  | 430  | 600  | ns   |
| vSwing  | Output voltage swing (peak-to-peak) |                                                                                   | 1.00 | 1.12 | 1.20 | V    |
| zDriver | Output impedance                    | $V_{DD} = 4.8V$ , PD interface output 1.12V                                       | 26   |      | 90   | Ω    |

Table 3-27-2 Type-C interface I/O pin characteristics (Voltage value at HVT=0 referenced to common I/O pins)

| Symbol             | Parameter                       | Condition                               | Min. | Тур.    | Max.              | Unit |
|--------------------|---------------------------------|-----------------------------------------|------|---------|-------------------|------|
| V                  |                                 | $V_{DD} = 3.3V, HVT = 1$                | 2.1  |         | V <sub>DD</sub>   | v    |
| V <sub>CCIH</sub>  | CC pin input high-level voltage | $V_{DD} = 4.8V, HVT = 1$                | 3.1  |         | $V_{DD}$          |      |
| V                  | CC pin input low-level voltage  | $V_{DD} = 3.3V, HVT = 1$                | 0    |         | 1.2               | v    |
| V <sub>CCIL</sub>  | CC pill liput low-level voltage | $V_{DD} = 4.8V, HVT = 1$                | 0    |         | 2.0               | v    |
| V                  | Schmitt trigger hysteresis      | $V_{DD} = 3.3V, HVT = 1$                | 60   |         | 450               | mV   |
| V <sub>CChys</sub> | voltage                         | $V_{DD} = 4.8V, HVT = 1$                | 70   |         | 480               |      |
|                    |                                 | $CC_PU = 11$                            |      | 80±15%  |                   | uA   |
| IPUCC              | CC pin pull-up current          | $CC_PU = 10$                            |      | 180±15% |                   | uA   |
|                    |                                 | $CC_PU = 01$                            |      | 330±15% |                   | uA   |
|                    |                                 | $CC_PD = 1,$                            |      |         |                   |      |
| D                  | CC pin built-in Rd pull-down    | $V_{DD}\!\geq 2.8V$ or external pull-up | 4.08 | 5.1     | 6.12              | kΩ   |
| R <sub>Rd</sub>    | resistance                      | 330uA                                   |      |         |                   |      |
|                    |                                 | $CC_PD = 0$                             | 250  | 600     |                   | kΩ   |
| VAINCC             | CC pin ADC conversion voltage   |                                         | GND  |         | V <sub>DD</sub> - | v    |
| ▼ AINCC            | range                           |                                         | UND  |         | 1.7               | v    |

### **3.3.13 RST Pin Characteristics**

Circuit reference design and requirements:



Note: The capacitance in the figure is optional and can be used to filter out key jitter.

| Symbol                | Parameter                              | Condition        | Min. | Тур. | Max.     | Unit |
|-----------------------|----------------------------------------|------------------|------|------|----------|------|
| V <sub>IL(RST)</sub>  | RST input low-level voltage            | $V_{DD} = 4.8 V$ | 0    |      | 1.1      | V    |
| V <sub>IH(RST)</sub>  | RST input high-level voltage           | $V_{DD} = 4.8V$  | 2.3  |      | $V_{DD}$ | V    |
| V <sub>hys(RST)</sub> | RST Schmitt trigger hysteresis voltage |                  | 150  |      |          | mV   |
| R <sub>PU</sub>       | Pull-up equivalent resistance          |                  | 30   | 45   | 60       | kΩ   |
| V <sub>F(RST)</sub>   | RST input can be filtered pulse width  |                  |      |      | 60       | ns   |
| V <sub>NF(RST)</sub>  | RST input cannot filter pulse width    |                  | 230  |      |          | ns   |

#### Table 3-28 External reset pin characteristics

### **3.3.14 TIM Timer Characteristics**

Table 3-29 TIMx characteristics

| Symbol                 | Parameter                           | Condition              | Min.   | Max.                    | Unit                 |
|------------------------|-------------------------------------|------------------------|--------|-------------------------|----------------------|
| L .                    | Timer reference clock               |                        | 1      |                         | t <sub>TIMxCLK</sub> |
| t <sub>res(TIM)</sub>  | Timer reference clock               | $f_{TIMxCLK} = 48MHz$  | 20.8   |                         | ns                   |
| Б                      | Timer external clock frequency on   |                        | 0      | f <sub>TIMxCLK</sub> /2 | MHz                  |
| F <sub>EXT</sub>       | CH1 to CH3                          | $f_{TIMxCLK} = 48MHz$  | 0      | 24                      | MHz                  |
| ResTIM                 | Timer resolution                    |                        |        | 16                      | 位                    |
| +                      | 16-bit counter clock cycle when the |                        | 1      | 65536                   | t <sub>TIMxCLK</sub> |
| tCOUNTER               | internal clock is selected          | $f_{TIMxCLK} = 48 MHz$ | 0.0208 | 1363                    | us                   |
| t <sub>MAX_COUNT</sub> |                                     |                        |        | 65535                   | t <sub>TIMxCLK</sub> |
|                        | Maximum possible count              | $f_{TIMxCLK} = 48MHz$  |        | 1363                    | us                   |

### 3.3.15 I2C Interface Characteristics





Table 3-30 I2C interface characteristics

| Symbol                  | D                                           | Standa | ard I2C | Fast | I2C  | I luit |
|-------------------------|---------------------------------------------|--------|---------|------|------|--------|
|                         | Parameter                                   | Min.   | Max.    | Min. | Max. | Unit   |
| t <sub>w(SCKL)</sub>    | SCL clock low level time                    | 4.7    |         | 1.2  |      | us     |
| t <sub>w(SCKH)</sub>    | SCL clock high level time                   | 4.0    |         | 0.6  |      | us     |
| t <sub>SU(SDA)</sub>    | SDA data setup time                         | 250    |         | 100  |      | ns     |
| t <sub>h(SDA)</sub>     | SDA data hold time                          | 0      |         | 0    | 900  | ns     |
| $t_{r(SDA)}/t_{r(SCL)}$ | SDA and SCL rise time                       |        | 1000    | 20   |      | ns     |
| $t_{f(SDA)}/t_{f(SCL)}$ | SDA and SCL fall time                       |        | 300     |      |      | ns     |
| t <sub>h(STA)</sub>     | Start condition hold time                   | 4.0    |         | 0.6  |      | us     |
| t <sub>SU(STA)</sub>    | Repeated start condition setup time         | 4.7    |         | 0.6  |      | us     |
| t <sub>SU(STO)</sub>    | Stop condition setup time                   | 4.0    |         | 0.6  |      | us     |
| 4                       | Time from stop condition to start condition | 4.7    |         | 1.0  |      |        |
| t <sub>w(STO:STA)</sub> | (bus free)                                  | 4.7    |         | 1.2  |      | us     |
| C <sub>b</sub>          | Capacitive load for each bus                |        | 400     |      | 400  | pF     |

### **3.3.16 ADC Characteristics**

Table 3-31 10-bit ADC characteristics

| Symbol             | Parameter                          | Condition         | Min.                 | Тур. | Max.            | Unit |
|--------------------|------------------------------------|-------------------|----------------------|------|-----------------|------|
| V <sub>DD</sub>    | Supply voltage                     |                   | V <sub>HV</sub> -0.2 | 4.8  | 5.5             | V    |
| I <sub>DDADC</sub> | Supply current                     |                   |                      | 310  |                 | uA   |
| $f_{ADC}$          | ADC clock frequency                |                   | 2                    | 6    | 12              | MHz  |
| V <sub>AIN</sub>   | Conversion voltage range           |                   | GND                  |      | V <sub>33</sub> | V    |
| C <sub>ADC</sub>   | Internal sample and hold capacitor |                   |                      | 3    |                 | pF   |
|                    |                                    | $f_{ADC} = 2MHz$  | 33                   |      | 285             |      |
| $f_{S}$            | Sampling rate                      | $f_{ADC} = 6MHz$  | 100                  |      | 430             | KHz  |
|                    |                                    | $f_{ADC} = 12MHz$ | 200                  |      | 857             |      |

|                     |                           |                    | 1/60 |   | 1/14 | f <sub>ADC</sub> |
|---------------------|---------------------------|--------------------|------|---|------|------------------|
|                     |                           | $f_{ADC} = 2MHz$   | 24.5 |   | 1.50 |                  |
|                     |                           | $f_{ADC} = 6MHz$   | 8.17 |   | 0.50 | us               |
| ts                  | Sampling time             | $f_{ADC} = 12 MHz$ | 4.08 |   | 0.25 |                  |
|                     |                           |                    | 49   |   | 3    | $1/f_{ADC}$      |
| $t_{\mathrm{STAB}}$ | Power-on time             |                    |      | 7 |      | us               |
|                     |                           | $f_{ADC} = 2MHz$   | 7    |   | 30   | us               |
| t                   | Total conversion time     | $f_{ADC} = 6MHz$   | 2.33 |   | 10   | us               |
| t <sub>CONV</sub>   | (including sampling time) | $f_{ADC} = 12 MHz$ | 1.17 |   | 5    | us               |
|                     |                           |                    | 14   |   | 60   | $1/f_{ADC}$      |

Note: The above are guaranteed design parameters.

| Symbol | Parameter                       | Condition          | Min. | Тур. | Max. | Unit |
|--------|---------------------------------|--------------------|------|------|------|------|
| ET     | Total error                     | $f_{ADC} = 12 MHz$ |      | 2    | 6    |      |
| EO     | Offset error                    | $f_{ADC} = 12 MHz$ |      | 1    | 4    |      |
| EG     | Gain error                      | $f_{ADC} = 12 MHz$ |      | 1    | 3    | LSB  |
| ED     | Differential nonlinearity error | $f_{ADC} = 12 MHz$ |      | 0.5  | 2.5  |      |
| EL     | Integral nonlinearity error     | $f_{ADC} = 12 MHz$ |      | 0.6  | 4    |      |

#### Table 3-32 ADC error

Note: The data in the above table are measured.





Cp indicates that the PCB and the parasitic capacitance on the pad (about 5pF) may be related to the quality of the pad and PCB layout. A higher Cp value will reduce the conversion accuracy, and the solution is to reduce the FADC value.

Figure 3-6 Analog power supply and decoupling circuit reference



### 3.3.17 Differential Input Current Sampling ISP/ISN Characteristics

| Symbol               | Parameter                                                 | Condition                        | Min.                 | Тур. | Max. | Unit |
|----------------------|-----------------------------------------------------------|----------------------------------|----------------------|------|------|------|
| V <sub>DD</sub>      | Power supply voltage                                      |                                  | V <sub>HV</sub> -0.2 | 4.8  | 5.5  | V    |
| I <sub>DDISP</sub>   | Power supply current                                      |                                  |                      | 130  |      | uA   |
| V <sub>BIAS0</sub>   | DC him weltage at ISD win                                 | ISP non-serial resistor          | 0.27                 | 0.9  | 1.55 | V    |
| V <sub>BIAS200</sub> | DC bias voltage at ISP pin<br>(external bias recommended) | ISP external series $200\Omega$  | 0.36                 | 1.05 | 1.76 | V    |
| $V_{BIAS500}$        | (external blas recommended)                               | ISP external series $500\Omega$  | 0.45                 | 1.3  | 2.2  | V    |
|                      |                                                           | Single-ended ISP input           | 70                   | 75   | 79   |      |
| A <sub>DC</sub>      | DC amplification gain (times)                             | Differential ISP/ISN input       | 70                   | 75   | 79   | V/V  |
| K <sub>V/A</sub>     | Ratio of output voltage to sampling current               | 10mΩ sampling differential input | 0.70                 | 0.75 | 0.79 | V/A  |

Table 3-33 ISP/ISN differential input current sampling characteristics

Note: Measured value.

### 3.3.18 AC Small Signal Amplifier Decoder QII Characteristics

| Symbol            | Parameter                                   | Condition             | Min.                 | Тур. | Max. | Unit                    |  |
|-------------------|---------------------------------------------|-----------------------|----------------------|------|------|-------------------------|--|
| V <sub>DD</sub>   | Power supply voltage                        |                       | V <sub>HV</sub> -0.2 | 4.8  | 5.5  | V                       |  |
| Iddqii            | Power supply current                        |                       |                      | 220  |      | uA                      |  |
|                   | Higher gain range for AC amplification      | $QII_AV = 1, 2KHz$    |                      | 23   |      | <b>T</b> 7 / <b>T</b> 7 |  |
| A <sub>AC</sub>   | Lower gain range for AC amplification       | $QII_AV = 0$ , $2KHz$ |                      | 15   |      | V/V                     |  |
| V                 | Comparator hysteresis voltage default value | QII_HYP = 0           | 150                  | 200  | 250  | mV                      |  |
| V <sub>hys</sub>  | Comparator hysteresis voltage option 2      | QII_HYP = 1           | 60                   |      | 450  | mV                      |  |
| R <sub>BIAS</sub> | 1.5V bias resistor                          |                       |                      | 185  |      | kΩ                      |  |

Table 3-33 AC small signal amplifier decoder characteristics

Note: Measured value.

# **Chapter 4 Package and Ordering Information**

# Packages

| Order model        | Package form       | Body size        | Pin pitch         | Package description          | Packing type |
|--------------------|--------------------|------------------|-------------------|------------------------------|--------------|
| CH641F             | QFN28              | 4*4mm            | 0.4mm             | Quad Flat No-Lead            | Tape & Reel  |
|                    |                    |                  |                   | Package                      |              |
| CH641D             | QFN20              | FN20 3*3mm 0.4mm |                   | Quad Flat No-Lead<br>Package | Reel         |
| CH641X             | QFN20              | 3*3mm            | 0.4mm             | Quad Flat No-Lead            | Reel         |
|                    | QFN20              | 5.21111          | 0.411111          | Package                      | Keel         |
| CH641P QFN16 3*3mm |                    | 0.5mm            | Quad Flat No-Lead | Reel                         |              |
| 0110411            | CH641P QFN16 3*3mm |                  | 0.511111          | Package                      | Reel         |

*Note: 1. The packing type of QFP/QFN is usually tray.* 

2. Size of tray: The size of Tray is generally a uniform size (322.6\*135.9\*7.62). There are differences in the size of the restriction holes for different package types, and there are differences between different packaging factories for tubes, please confirm with the manufacturer for details.





Figure 4-2 QFN20 package

### Figure 4-3 QFN16 package